Title :
High performance JPEG decoder based on FPGA
Author :
Shan, Junming ; Wang, Duyao ; Yang, Eryan.
Author_Institution :
Sch. of Commun. & Inf. Eng., Shanghai Univ., Shanghai, China
Abstract :
This paper describes designing a realtime Joint Photographic Experts Group (JPEG) decoder which is capable of high definition images decoding and realized in a Xilinx Vertex 5 Field Programmable Gate Array (FPGA). We propose a highly efficient pipelining FPGA implementation of the two-dimensional inverse discrete cosine transformation. Ping-pong buffer is introduced in order to improve decoding performance. This JPEG decoder IP performs decompression of 1920 × 1080 pixels images with a speed of 30 frames per second at a required operating frequency as low as 100 MHz.
Keywords :
discrete cosine transforms; field programmable gate arrays; image coding; industrial property; inverse transforms; FPGA; Joint Photographic Experts Group; Xilinx Vertex 5 field programmable gate array; high definition image decoding; high performance JPEG decoder; ping-pong buffer; pixel image decompression; two-dimensional inverse discrete cosine transformation; Decoding; Educational institutions; Field programmable gate arrays; IP networks; Image color analysis; SDRAM;
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2011 Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Macau
Print_ISBN :
978-1-4577-1608-9
DOI :
10.1109/PrimeAsia.2011.6075070