DocumentCode
2296802
Title
Area minimization of redundant CORDIC pipeline architectures
Author
Wassatsch, Andreas ; Dolling, Steffen ; Timmermann, Dirk
Author_Institution
Dept. of Electr. Eng. & Inf. Technol., Rostock Univ., Germany
fYear
1998
fDate
5-7 Oct 1998
Firstpage
136
Lastpage
141
Abstract
The CORDIC algorithm is used in many fields of signal processing for computation of elementary functions. Its main advantages are versatility and simplicity. When implemented in a word parallel pipeline it yields the highest possible throughput. However this solution is accompanied with increased hardware complexity and chip area requirements. The goal of this paper is to develop redundant CORDIC pipeline architectures yielding very low chip area. The speed does not decrease at all when compared with other proposals. Our novel architectures result in the smallest redundant CORDIC implementation known to the authors. It also exhibits considerably less gate switching activity thus also reducing power consumption
Keywords
computational complexity; digital arithmetic; signal processing; CORDIC algorithm; area minimization; chip area requirements; gate switching activity; hardware complexity; power consumption; redundant CORDIC pipeline architectures; versatility; word parallel pipeline; Computer architecture; Computer science; Electronic switching systems; Equations; Hip; Information technology; Microelectronics; Pipelines; Proposals; Throughput;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer Design: VLSI in Computers and Processors, 1998. ICCD '98. Proceedings. International Conference on
Conference_Location
Austin, TX
ISSN
1063-6404
Print_ISBN
0-8186-9099-2
Type
conf
DOI
10.1109/ICCD.1998.727034
Filename
727034
Link To Document