DocumentCode :
2298836
Title :
An asynchronous low latency ordered arbiter for network on chips
Author :
Liu, Yu ; Guan, Xuguang ; Yang, Yang ; Yang, Yintang
Author_Institution :
Inst. of Microelectron., Xidian Univ., Xi´´an, China
Volume :
2
fYear :
2010
fDate :
10-12 Aug. 2010
Firstpage :
962
Lastpage :
966
Abstract :
To improve two shortcomings of traditional arbiters, large arbitration latency and limited correctness, this paper proposes a low latency ordered arbiter. Through arranging input requests arbitrated at the same stage, correctness of the arbiter can be guaranteed, also the strict first come first service (FCFS) can be realized, so as to improve the quality of service (QoS) of the on chip router. The proposed ordered arbiter is implemented based on BPTM 65 nm CMOS technology. Results demonstrate this ordered arbiter has significant improvement on arbitration delay, and the area overheads are nearly the same as traditional ones. The proposed ordered arbiter can apply to network on chips which have QoS demand and high speed applications.
Keywords :
CMOS integrated circuits; network routing; network-on-chip; quality of service; CMOS technology; arbitration delay; arbitration latency; area overheads; asynchronous low latency ordered arbiter; chip router; network-on-chip; quality of service; size 65 nm; Asynchronous circuits; Clocks; Logic gates; Protocols; Quality of service; Synchronization; System-on-a-chip; asynchronous circuits; low latency; network on chips; ordered arbiter; quality of service;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Natural Computation (ICNC), 2010 Sixth International Conference on
Conference_Location :
Yantai, Shandong
Print_ISBN :
978-1-4244-5958-2
Type :
conf
DOI :
10.1109/ICNC.2010.5583826
Filename :
5583826
Link To Document :
بازگشت