DocumentCode :
2303749
Title :
Trends for deep submicron VLSI and their implications for reliability
Author :
Chatterjee, Pallab K. ; Hunter, William R. ; Amerasekera, Ajith ; Aur, Shian ; Duvvury, Charvaka ; Nicollian, Paul E. ; Ting, Larry M. ; Yang, Ping
Author_Institution :
Texas Instrum. Ltd., MS, USA
fYear :
1995
fDate :
4-6 April 1995
Firstpage :
1
Lastpage :
11
Abstract :
We examine the technology trends in both device and interconnect process integration flow design, in order to put into perspective the corresponding implications on reliability activities. We illustrate trends in several major reliability areas: reduced failure rate requirements; vanishing of excess reliability margins; sensitivity of reliability mechanisms integration flow design and scaling; increased use of simulation to estimate reliability; and examining mechanisms for new regimes of operation. Next we assess the strengths and weaknesses of current build-in reliability activities. This process identifies several key areas where improved knowledge and capability are needed in the overall build-in reliability process: improve the circuit modeling of wearout phenomena; develop new gate dielectrics to increase performance while maintaining reliability; determine if there is a discontinuity caused by entering the direct tunneling regime of gate oxide operation; increase understanding of thermal limitations on interconnect design guidelines in multilevel metal systems; and enhance emerging methodologies for ESD/EOS build-in reliability.
Keywords :
VLSI; dielectric thin films; failure analysis; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; semiconductor process modelling; ESD/EOS build-in reliability; build-in reliability; circuit modeling; deep submicron VLSI; direct tunneling regime; excess reliability margins; failure rate requirements; gate dielectrics; gate oxide operation; interconnect design guidelines; interconnect process integration flow design; multilevel metal systems; reliability mechanisms integration flow; simulation; technology trends; thermal limitations; wearout phenomena; Circuit simulation; Dielectrics; Electrostatic discharge; Guidelines; Integrated circuit interconnections; Integrated circuit reliability; Maintenance; Process design; Tunneling; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 1995. 33rd Annual Proceedings., IEEE International
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-2031-X
Type :
conf
DOI :
10.1109/RELPHY.1995.513645
Filename :
513645
Link To Document :
بازگشت