DocumentCode :
2309326
Title :
A Modified Twin Precision Multiplier with 2D Bypassing Technique
Author :
Ahmed, S.E. ; Abraham, S. ; Veeramanchaneni, S. ; Moorthy Muthukrishnan, N. ; Srinivas, M.B.
Author_Institution :
Dept. of Electr. Eng., Birla Inst. of Technol. & Sci., Hyderabad, India
fYear :
2012
fDate :
19-22 Dec. 2012
Firstpage :
102
Lastpage :
106
Abstract :
This paper presents a twin precision multiplier with modified 2-D bypass Logic. The multiplier can perform one 8-bit multiplication or two 4-bit multiplications. The multiplier structure is modified by adding a 2-dimensional modified bypassing logic resulting in reduction in dynamic power as well the delay. Simulation results indicate that with a marginal increase in area, the proposed twin precision multiplier achieves an improvement of 25.5% in delay and up to 29% reduction of power-delay product when compared to existing designs.
Keywords :
delay circuits; logic circuits; multiplying circuits; modified 2D logic bypassing technique; modified twin precision multiplier; power-delay product; word length 4 bit; word length 8 bit; 2D bypassing; column bypassing; multiplier; reconfigurable; row bypassing; twin precision;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2012 International Symposium on
Conference_Location :
Kolkata
Print_ISBN :
978-1-4673-4704-4
Type :
conf
DOI :
10.1109/ISED.2012.58
Filename :
6526562
Link To Document :
بازگشت