DocumentCode :
2309431
Title :
Path coverage based functional test generation for processor marginality validation
Author :
Natarajan, Suriyaprakash ; Krishnamachary, Arun ; Chiprout, Eli ; Galivanche, Rajesh
Author_Institution :
Intel Corp., Santa Clara, CA, USA
fYear :
2010
fDate :
2-4 Nov. 2010
Firstpage :
1
Lastpage :
9
Abstract :
Functional test content to screen for electrical marginalities during silicon validation are not generated with the goal of identifying speed-limiting paths, adversely affecting the quality and efficiency of validation. We propose a methodology to generate functional tests to excite pre-silicon timing-critical paths along with environmental effects such as voltage droop. These tests are to replace random/function-targeted content as the source for identifying speed failures during silicon validation. The effectiveness of this methodology is demonstrated through silicon experiments on a recent processor.
Keywords :
integrated circuit testing; microprocessor chips; electrical marginality; environmental effects; functional test generation; path coverage; pre-silicon timing-critical path; processor marginality validation; silicon validation; speed failure identification; voltage droop;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
ISSN :
1089-3539
Print_ISBN :
978-1-4244-7206-2
Type :
conf
DOI :
10.1109/TEST.2010.5699257
Filename :
5699257
Link To Document :
بازگشت