Title :
An Optimized Simulation-Based Fault Injection and Test Vector Generation Using VHDL to Calculate Fault Coverage
Author :
Moazzeni, Shadi ; Poormozaffari, Saadat ; Emami, Amin
Author_Institution :
Comput. & IT Dept., Amirkabir Univ. of Technol., Tehran, Iran
Abstract :
A technique is described for the automatic insertion of fault models into VHDL gate models, using a specific algorithm to calculate fault coverage. This procedure does not require any modification to the structural description of a circuit using these models. Additional optimized algorithms are added to illustrate better calculation of fault coverage of a VHDL based combinational logic circuit.
Keywords :
combinational circuits; fault simulation; hardware description languages; logic simulation; VHDL gate models; automatic insertion; combinational logic circuit; fault coverage; fault models; optimized simulation-based fault injection; test vector generation; Automatic testing; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Electrical fault detection; Electronic equipment testing; Fault detection; Hardware; System testing; Fault Coverage; Fault Equivalence; Fault injection; Stuck-at-fault; Test vector generation;
Conference_Titel :
Microprocessor Test and Verification (MTV), 2009 10th International Workshop on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-6479-1
Electronic_ISBN :
1550-4093
DOI :
10.1109/MTV.2009.22