DocumentCode :
2323887
Title :
Notice of Violation of IEEE Publication Principles>BR>Selective Triple Modular Redundancy for Single Event Upset (SEU) Mitigation
Author :
Xiaoxuan She ; Samudrala, P.K.
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2009
fDate :
July 29 2009-Aug. 1 2009
Abstract :
Notice of Violation of IEEE Publication Principles

"Selective Triple Modular Redundancy for Single Event Upset (SEU) Mitigation"
by Xiaoxuan She, P.K. Samudrala
in the 2009 NASA/ESA Conference on Adaptive Hardware and Systems

After careful and considered review of the content and authorship of this paper by a duly constituted expert committee, this paper has been found to be in violation of IEEE\´s Publication Principles.

This paper contains significant portions of original text from the paper cited below. The original text was copied with insufficient attribution (including appropriate references to the original author(s) and/or paper title) and the coauthor (P.K. Samudrala) was added to the paper without his knowledge or permission.

Due to the nature of this violation, reasonable effort should be made to remove all past references to this paper, and future references should be made to the following article:

"Selective Triple Modular Redundancy (STMR) for Single Event Upset (SEU) Tolerant for FPGAs"
by Praveen Kumar Samudrala Jeremy Ramos, and Srinivas Katkoori
in IEEE Transactions on Nuclear Science, Vol 51, No 5, October 2004, pp. 2957-2969

This paper represents a design technique for hardening circuits mapped onto FPGAs. An effective and simple algorithm for signal probabilities has been used to detect SEU (single event upset) sensitive gates for a given circuit. The circuit can be hardened against radiation effects by applying triple modular redundancy (TMR) technique to only these sensitive gates. Selective TMR is tested against different circuits to prove its efficacy. With a small loss of SEU immunity, the proposed scheme can greatly reduce the area overhead as compare to TMR technique. Selective TMR scheme along with the readback and reconfiguration features of FPGAs can result into a very effective SEU mitigation technique.
Keywords :
field programmable gate arrays; signal processing; FPGA; hardening circuits; selective triple modular redundancy; signal probabilities; single event upset mitigation; triple modular redundancy technique; Circuit faults; Circuit testing; Error correction codes; Field programmable gate arrays; Hardware; Latches; Radiation hardening; Random access memory; Redundancy; Single event upset; Field programmable gate array (FPGA); Single event upset; Triple modualr redundancy (TMR);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems, 2009. AHS 2009. NASA/ESA Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
978-0-7695-3714-6
Type :
conf
DOI :
10.1109/AHS.2009.9
Filename :
5325433
Link To Document :
بازگشت