DocumentCode :
2326893
Title :
An FPGA architecture for real-time polyphase 2D FIR double-trapezoidal plane-wave filters
Author :
Gunaratne, Thushara K. ; Madanayake, H. L P Arjuna ; Bruton, Len T.
Author_Institution :
Schulich Sch. of Eng., Univ. of Calgary, Calgary, AB
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
984
Lastpage :
987
Abstract :
An architecture is proposed for the real-time hardware implementation of beamforming polyphase 2D FIR double-trapezoidal filters. Such filters are useful for high-throughput real-time beamforming of temporally-broadband band-pass spatio-temporal (ST) plane-waves (PWs). The single-chip implementation of a cluster of identical prototype building block circuits is described for a Xilinx Virtex-4 Stimes35 ff668-10 FPGA chip and tested using on-chip stepped hardware co-simulation. Also, a method is described for minimizing the signal distortion at the output of the beamformer due to finite wordlength effects.
Keywords :
FIR filters; band-pass filters; field programmable gate arrays; FPGA architecture; Xilinx Virtex-4; bandpass spatiotemporal plane-waves; finite wordlength effects; prototype building block circuits; real-time hardware implementation; real-time polyphase 2D FIR double-trapezoidal plane-wave filters; signal distortion; Array signal processing; Computer architecture; Distortion; Field programmable gate arrays; Finite impulse response filter; Hardware; Passband; Prototypes; Sampling methods; Sensor arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746189
Filename :
4746189
Link To Document :
بازگشت