Title :
An IP generator for quasi-cyclic LDPC convolutional code decoders
Author :
Liao, Chun-Hao ; Lin, Jun-Wei ; Chang, Yen-Shuo ; Yu, Ching-Hao ; Liu, Chun-Hao ; Chiueh, Tzi-Dar
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
In this paper, the design and implementation of a high performance soft LDPC-CC decoder IP generator is presented. The proposed design is based on quasi-cyclic (QC) low-density parity-check matrices. These matrices not only simplify decoder design but also require less memory storage. A special digital processor is proposed to reduce the critical path and enhance the throughput. In addition, we have designed an IP generator and associated user interface that can take specifications of three parameters: iteration number, memory length, and code rate. With this generator, high-performance LDPC-CC decoders conforming to the userpsilas specifications can be generated effortlessly.
Keywords :
convolutional codes; decoding; parity check codes; IP generator; LDPC convolutional code decoder; code rate; digital processor; memory length; memory storage; quasi-cyclic low-density parity-check matrices; user interface; Block codes; Convolutional codes; Design engineering; Internet; Iterative decoding; Parity check codes; Power generation; Throughput; User interfaces; Wireless communication;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746354