• DocumentCode
    2332219
  • Title

    Efficient placement of distributed on-chip decoupling capacitors in nanoscale ICs

  • Author

    Popovich, Mikhail ; Friedman, Eby G. ; Secareanu, Radu M. ; Hartin, Olin L.

  • Author_Institution
    Univ. of Rochester, Rochester
  • fYear
    2007
  • fDate
    4-8 Nov. 2007
  • Firstpage
    811
  • Lastpage
    816
  • Abstract
    Decoupling capacitors are widely used to reduce power supply noise. On-chip decoupling capacitors have traditionally been allocated into the white space available on the die based on an unsystematic or ad hoc approach. In this way, large decoupling capacitors are often placed at a significant distance from the current load, compromising the signal integrity of the system. This issue of power delivery cannot be alleviated by simply increasing the size of the on-chip decoupling capacitors. To be effective, the on-chip decoupling capacitors should be placed physically close to the current loads. The area occupied by the on-chip decoupling capacitor, however, is directly proportional to the magnitude of the capacitor. The minimum impedance between the on-chip decoupling capacitor and the current load is therefore fundamentally affected by the magnitude of the capacitor. A distributed on-chip decoupling capacitor network is proposed in this paper. A system of distributed on-chip decoupling capacitors is shown to provide an efficient solution for providing the required on-chip decoupling capacitance under existing technology constraints. In a system of distributed on-chip decoupling capacitors, each capacitor is sized based on the parasitic impedance of the power distribution grid. Various tradeoffs in a system of distributed on-chip decoupling capacitors are also discussed. Related simulation results for typical values of on-chip parasitic resistance are also presented. An analytic solution is shown to provide accurate distributed system. The worst case error is 0.003% as compared to SPICE. Techniques presented in this paper are applicable not only for current technologies, but also provide an efficient placement of the on-chip decoupling capacitors in future technology generations.
  • Keywords
    integrated circuits; power capacitors; power distribution; SPICE; distributed on-chip decoupling capacitors; nanoscale IC; on-chip parasitic are resistance; parasitic impedance; power distribution grid; power supply noise reduction; Capacitors; Impedance; Network-on-a-chip; Noise reduction; Parasitic capacitance; Power distribution; Power supplies; SPICE; System-on-a-chip; White spaces; Power distribution systems; decoupling capacitors; power distribution grids; power noise;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer-Aided Design, 2007. ICCAD 2007. IEEE/ACM International Conference on
  • Conference_Location
    San Jose, CA
  • ISSN
    1092-3152
  • Print_ISBN
    978-1-4244-1381-2
  • Electronic_ISBN
    1092-3152
  • Type

    conf

  • DOI
    10.1109/ICCAD.2007.4397365
  • Filename
    4397365