Title :
A new single electron tunneling cell based on linear threshold gate
Author :
Bahrepour, Davoud ; Sharifi, M.J.
Author_Institution :
Sci. & Res. Branch, Islamic Azad Univ., Tehran, Iran
Abstract :
The continuing scaling down and miniaturization of CMOS devices has led researchers now to build new devices with very small dimensions (nanotechnology), whose behavior will be interpreted based on quantum mechanics. Single electron devices (SEDs) promise excellent potential for future ultra large scale integrated (ULSI) circuits due to their potential for low power consumption and their small size. Considerable effort has been expended over the past decade, or so, in the understanding of the physical principles of SED operation and then different structures and topologies are proposed for implementing logic gates as applications of them. One of these structures is the linear threshold gate (LTG). The presented threshold gate, however, does not operate correctly in a complex network due to the passive nature of the circuit. For solving this problem the output of the threshold gate should be augmented with a SET buffer/inverter. The purpose of this paper is to introduce a single electron tunneling (SET) cell based on LTG for applications in complex circuit designs. The proposed cell accepts three signals as its inputs and produces three-input NAND, NOR, XOR and Majority function as its output. In this paper also a new method for implementing a three-input XOR function is introduced.
Keywords :
CMOS integrated circuits; NAND circuits; NOR circuits; ULSI; logic gates; threshold logic; tunnelling; CMOS device; LTG; NAND; NOR; SET buffer/inverter; ULSI circuit; XOR; linear threshold gate; logic gates; single electron tunneling cell; ultra large scale integrated;
Conference_Titel :
Enabling Science and Nanotechnology (ESciNano), 2010 International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-8853-7
DOI :
10.1109/ESCINANO.2010.5701020