• DocumentCode
    2334461
  • Title

    VHDLVisualizer: HDL model visualization with simulation-based verification

  • Author

    Macko, Dominik ; Jelemenská, Katarína

  • Author_Institution
    Fac. of Inf. & Inf. Technol., Slovak Univ. of Technol., Bratislava, Slovakia
  • fYear
    2012
  • fDate
    18-20 April 2012
  • Firstpage
    199
  • Lastpage
    200
  • Abstract
    The usage of the HDLs (Hardware Description Languages) in the present digital system development process is indispensable. Although, their great contribution is undeniable, they also bring about several disadvantages. The textual form of an HDL model is less illustrative for a human being than schematic representation of its structure. Moreover, simulation of such models is most commonly displayed in a waveform representation, even though sufficient for verification, it is hard-to-identify design errors. The paper presents a tool for supporting both, the model structure visualization and the simulation results in the visualized structure display.
  • Keywords
    circuit simulation; data visualisation; formal verification; hardware description languages; very high speed integrated circuits; HDL model visualization; VHDLvisualizer; digital system development process; hardware description languages; model structure visualization; simulation-based verification; very-high-speed integrated circuits; visualized structure display; waveform representation; Digital systems; Hardware design languages; Integrated circuit modeling; Load modeling; Simulation; Visualization; XML; VHDL; digital system; hardware design; simulation; verification; visualization;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2012 IEEE 15th International Symposium on
  • Conference_Location
    Tallinn
  • Print_ISBN
    978-1-4673-1187-8
  • Electronic_ISBN
    978-1-4673-1186-1
  • Type

    conf

  • DOI
    10.1109/DDECS.2012.6219056
  • Filename
    6219056