Title :
High efficiency synchronous DRAM controller for H.264 HDTV encoder
Author :
Hongqi, Hu ; Jingnan, Sun ; Jiadong, Xu
Author_Institution :
Sch. of Electron. & Inf., Northwestern Polytech. Univ., Xian
Abstract :
This paper addresses a high efficiency memory controller of Synchronous DRAM to improve memory bandwidth in H.264/AVC HDTV encoder. The feature of SDRAM and memory access patterns of H.264/AVC encoder are analyzed for suitable controller architecture designing. Based on page breaks analysis of memory access patterns, a new data arrangement in SDRAM has been used to improve bus efficiency in H.264/AVC HDTV encoder by reducing the overhead cycle of page-activation. In addition, in order to reduce the bandwidth requirement, a well-arranged frame buffer is used in proposed SDRAM controller. Experiment results show that the proposed architecture has improved 40% performance of SDRAM bus efficiency.
Keywords :
DRAM chips; high definition television; video coding; H.264; HDTV encoder; SDRAM; high efficiency memory controller; memory access patterns; synchronous DRAM controller; Automatic voltage control; Bandwidth; Filters; Frequency; HDTV; Motion control; Motion estimation; Pattern analysis; SDRAM; Video coding; DRAM controller; H.264/AVC; HDTV encoder;
Conference_Titel :
Industrial Electronics and Applications, 2009. ICIEA 2009. 4th IEEE Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4244-2799-4
Electronic_ISBN :
978-1-4244-2800-7
DOI :
10.1109/ICIEA.2009.5138526