DocumentCode :
2340794
Title :
Optimized decimation filter architecture for 5th order ΣΔ converter in GSM/ UMTS/ Wi-max radio receiver
Author :
Jebalia, Maha ; Rebai, Chiheb ; Gal, Bertrand Le ; Dallet, Dominique
Author_Institution :
CIRTA´´COM Res. Lab., Ecole Super. des Commun. de Tunis, Tunis
fYear :
2008
fDate :
7-9 Nov. 2008
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents an efficient design of a decimation filter for a continuous-time (CT) complex lowpass SigmaDelta modulator in multi-standard receiver. The proposed architecture fulfills the requirements of three standards: Wi-max, UMTS and GSM. The optimization of the proposed decimation structure leads to two implementation architectures which are optimized in different ways: area (in terms of used resources) and power consumption for the required throughput. Experimental results illustrate the high-speed data throughput and low-power consumption features of the proposed designs.
Keywords :
homodyne detection; radio receivers; sigma-delta modulation; GSM/UMTS/Wi-max radio receiver; clock-gating; continuous-time complex lowpass modulator; decimator filter; homodyne architecture; multi-standard receiver; optimized decimation filter architecture; sigma-delta converter; 3G mobile communication; Analog-digital conversion; Circuits and systems; Delta-sigma modulation; Dynamic range; Electronic mail; Energy consumption; Filters; GSM; Receivers; Multi-standard receiver; clock-gating; decimator filter; homodyne architecture; power consumption; sigma-delta ADC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2008. SCS 2008. 2nd International Conference on
Conference_Location :
Monastir
Print_ISBN :
978-1-4244-2627-0
Electronic_ISBN :
978-1-4244-2628-7
Type :
conf
DOI :
10.1109/ICSCS.2008.4746934
Filename :
4746934
Link To Document :
بازگشت