DocumentCode :
2343895
Title :
Fault simulation for VHDL based test bench and BIST evaluation
Author :
Farshbaf, Hamed ; Zolfy, Mina ; Mirkhani, Shahrzad ; Navabi, Zainalabedin
Author_Institution :
Electr. & Comput. Eng. Dept., Tehran Univ., Iran
fYear :
2001
fDate :
2001
Firstpage :
396
Lastpage :
401
Abstract :
A VHDL based Fault simulation procedure for test bench and test hardware evaluation has been developed. This work is aimed to utilize features of VHDL for more efficient fault simulation. Information about fault detection can be obtained in this environment using fault simulation method and guidelines presented in this report. This environment consists of automated steps, which will lead to fault simulation. Information such as fault coverage, efficiency of test patterns and capability of test hardware to detect faults, can be extracted. Using this environment, one can evaluate test benches and order test vectors or configure BIST (Built-In Self Test) architectures
Keywords :
automatic test equipment; built-in self test; fault simulation; hardware description languages; logic testing; BIST; VIDL; built in self test; combinational library; efficiency; fault coverage; fault detection; fault simulation; sequential library; test benches; test vectors; Automatic testing; Built-in self-test; Circuit faults; Circuit simulation; Circuit synthesis; Circuit testing; Computational modeling; Fault detection; Hardware; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2001. Proceedings. 10th Asian
Conference_Location :
Kyoto
ISSN :
1081-7735
Print_ISBN :
0-7695-1378-6
Type :
conf
DOI :
10.1109/ATS.2001.990316
Filename :
990316
Link To Document :
بازگشت