Title :
Automatic test generation for analog circuits using compact test transfer function models
Author :
Sahu, Biranchinath ; Chatterjee, Abhijit
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
The problem of test generation for analog circuits is made complicated by the fact that most test generation algorithms use repeated circuit simulation to derive the optimal test stimulus and this is very expensive in terms of computer time. In this paper, we introduce the notion that during test generation, the circuit models need capture only those aspects of the input-output behavior of each circuit module that relate to the kinds of waveforms that the circuit and its constituent modules will see during the testing process. This is usually a small subset of the total space of waveforms that can be applied to the circuit-under-test during regular operation Hence, during repeated simulation for test generation, much simpler circuit models can be used to significantly speed up the test generation process These simple models, referred to as test transfer function models do not compromise test quality or fault coverage Preliminary results for small-signal AC testing of analog circuits show the potential of the proposed approach
Keywords :
analogue integrated circuits; automatic test pattern generation; circuit optimisation; circuit simulation; fault simulation; integrated circuit testing; transfer functions; waveform analysis; MARS model; analog circuits; circuit models; fault simulation; input-output behavior; nonlinear module; optimization; small-signal AC testing; test generation; test transfer function model; waveforms; Analog circuits; Analog computers; Automatic testing; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Signal generators; System testing; Transfer functions;
Conference_Titel :
Test Symposium, 2001. Proceedings. 10th Asian
Conference_Location :
Kyoto
Print_ISBN :
0-7695-1378-6
DOI :
10.1109/ATS.2001.990317