Title :
FINFET technology a substrate perspective
Author_Institution :
IBM Research, PreT0 Alliance, USA
Abstract :
FINFET is a superior device structure for technology nodes beyond 22/20nm due to its excellent electrostatic. Junction isolation in Bulk FINFET is a significant challenge at 14nm node and beyond from lkg and variability perspective - Gating factors are (a) lkg control and HVt offering for LP (b) Variability and hence questionable Vdd scalability (c) Performance tradeoff to overcome variability - Dielectric isolation offers better scalability → essentially becomes a SOI FINFET type structure For conventional source/drain stressor like eSiGe, eSiC, bulk FINFET offers some limited stress advantage (vs SOI FINFET) due to deeper recess. For gate stress, channel stress (pitch scaling friendly stressor), the benefit of bulk FINFET is unclear.
Keywords :
MOSFET; electrostatics; isolation technology; FINFET technology; dielectric isolation; electrostatic; gating factors; junction isolation; superior device structure; Doping; Electrostatics; FinFETs; Junctions; Logic gates; Substrates; Wires;
Conference_Titel :
SOI Conference (SOI), 2011 IEEE International
Conference_Location :
Tempe, AZ
Print_ISBN :
978-1-61284-761-0
Electronic_ISBN :
1078-621X
DOI :
10.1109/SOI.2011.6081712