DocumentCode :
2353874
Title :
Design rules for CMOS self checking circuits with parametric faults in the functional block
Author :
Metra, Cecilia ; Favalli, Michele ; Olivo, Piero ; Riccò, Bruno
Author_Institution :
DEIS, Bologna Univ., Italy
fYear :
1993
fDate :
27-29 Oct 1993
Firstpage :
271
Lastpage :
278
Abstract :
The authors investigate the detection of parametric bridging and delay faults in the functional block of self checking circuits (SCCS). As far as these faults are concerned, classical definitions are shown to become ambiguous, because they are entirely based on logic considerations. Thus, new definitions are here proposed to take care of the analogic and dynamic effects of such faults and to ensure that they do not produce any problem at system level. Moreover, rules aimed at the design of self checking circuits with combinational functional blocks satisfying these conditions are proposed
Keywords :
CMOS logic circuits; CMOS self checking circuits; analogic effects; bridging faults; combinational functional blocks; delay faults; dynamic effects; functional block; logic design rules; parametric faults; system level; Automatic testing; Circuit faults; Conferences; Delay; Electrical fault detection; Error correction; Fault detection; Fault tolerant systems; Logic; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1993., The IEEE International Workshop on
Conference_Location :
Venice
ISSN :
1550-5774
Print_ISBN :
0-8186-3502-9
Type :
conf
DOI :
10.1109/DFTVS.1993.595822
Filename :
595822
Link To Document :
بازگشت