DocumentCode :
2355081
Title :
Design and validation of a power supply noise reduction technique
Author :
Ji, Gang ; Arabi, Tawfik ; Taylor, Greg
Author_Institution :
Intel Corp., Hillsboro, OR, USA
fYear :
2003
fDate :
27-29 Oct. 2003
Firstpage :
137
Lastpage :
140
Abstract :
In high performance microprocessors, power supply noise needs to be controlled to ensure reliable high speed bus operation. This is generally done with high quality package capacitors. These capacitors are generally lower equivalent series inductance (ESL) and lower equivalent series resistor (ESR). Contrary to the traditional approach, we will show that a small ESR is not optimal. We will present a novel approach of using an on-die resistor in series with the package capacitance to dampen the high frequency noise. We will show by validation on the 90nm technology that this technique is capable of reducing the noise by nearly 80% without adversely affecting the timings.
Keywords :
capacitors; computer power supplies; equivalent circuits; integrated circuit noise; integrated circuit packaging; microprocessor chips; power supply circuits; resistors; equivalent series inductance; full power network model; high frequency noise; high performance microprocessors; noise reduction technique; noise waveform; on-die resistor in series; package capacitance; power supply noise; reliable high speed bus operation; Capacitance; Capacitors; Frequency; Inductance; Microprocessors; Noise reduction; Packaging; Paramagnetic resonance; Power supplies; Resistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging, 2003
Conference_Location :
Princeton, NJ, USA
Print_ISBN :
0-7803-8128-9
Type :
conf
DOI :
10.1109/EPEP.2003.1250017
Filename :
1250017
Link To Document :
بازگشت