DocumentCode :
2360870
Title :
Memory Sub-System Optimization on a SIMD Video Signal Processor for Multi-Standard CODEC
Author :
Park, Jung-Wook ; Kim, Cheong-Ghil ; Park, Gi-Ho ; Kim, Shin-Dug
Author_Institution :
Dept. of Comput. Sci., Yonsei Univ., Seoul, South Korea
fYear :
2012
fDate :
23-25 May 2012
Firstpage :
1
Lastpage :
6
Abstract :
Video has become a key multimedia application in embedded systems and various standards have been developed for specific purposes. As a result, high performance and flexible functionality are required to design embedded systems for video CODEC. SIMD extension is well known as a representative approach to overcome performance bottlenecks of programmable processors, especially in the multimedia operations. This paper proposes a novel linear SIMD processing array with an intelligent local memory structure and its associated software optimization for video decoding. An entire evaluation, including component design, system integration, and cycle accurate simulation is accomplished by a system-level SoC design tool. Compared to conventional SIMD approaches, the proposed method can reduce the execution cycle by approximately 25%.
Keywords :
circuit optimisation; embedded systems; storage management chips; system-on-chip; video codecs; video signal processing; SIMD extension; SIMD video signal processor; associated software optimization; cycle accurate simulation; embedded systems; intelligent local memory structure; linear SIMD processing array; memory subsystem optimization; multistandard codec; programmable processors; system-level SoC design tool; video codec; video decoding; Arrays; Interpolation; Memory management; Multimedia communication; Registers; Resource management; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Science and Applications (ICISA), 2012 International Conference on
Conference_Location :
Suwon
Print_ISBN :
978-1-4673-1402-2
Type :
conf
DOI :
10.1109/ICISA.2012.6220960
Filename :
6220960
Link To Document :
بازگشت