DocumentCode :
2366280
Title :
An Error Model to Study the Behavior of Transient Errors in Sequential Circuits
Author :
Lingasubramanian, Karthikeyan ; Bhanja, Sanjukta
Author_Institution :
Nano Comput. Res. Group (NCRG), Univ. of South Florida, Tampa, FL
fYear :
2009
fDate :
5-9 Jan. 2009
Firstpage :
485
Lastpage :
490
Abstract :
In sequential logic circuits the transient errors that occur in a particular time frame will propagate to consecutive time frames thereby making the device more vulnerable. In this work we propose a probabilistic error model for sequential logic that can measure the expected output error probability, given a probabilistic input space, that account for both spatial dependencies and temporal correlations across the logic, using a time evolving causal network. We demonstrate our error model using MCNC and ISCAS benchmark circuits and validate it with HSpice simulations. Our observations show that, significantly low individual gate error probabilities produce at least 5 fold higher output error probabilities. The average error percentage of our results with reference to HSpice simulation results is only 4.43%. Our observations show that the order of temporal dependency of error varies for different sequential circuits.
Keywords :
SPICE; error statistics; sequential circuits; HSpice simulations; gate error probabilities; output error probability; probabilistic error model; probabilistic input space; sequential logic circuits; CMOS technology; Circuit simulation; Error probability; Logic circuits; Logic devices; Nanoscale devices; Probabilistic logic; Sequential circuits; Space technology; Time division multiplexing; Sequential circuits; Transient error;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
ISSN :
1063-9667
Print_ISBN :
978-0-7695-3506-7
Type :
conf
DOI :
10.1109/VLSI.Design.2009.73
Filename :
4749719
Link To Document :
بازگشت