DocumentCode
2367494
Title
Comprehensive analysis of the impact of single and arrays of through silicon vias induced stress on high-k / metal gate CMOS performance
Author
Mercha, A. ; Van der Plas, G. ; Moroz, V. ; De Wolf, Ingrid ; Asimakopoulos, P. ; Minas, N. ; Domae, S. ; Perry, D. ; Choi, M. ; Redolfi, A. ; Okoro, C. ; Yang, Y. ; Van Olmen, J. ; Thangaraju, S. ; Tezcan, D. Sabuncuoglu ; Soussan, P. ; Cho, J.H. ; Yakov
Author_Institution
IMEC, Leuven, Belgium
fYear
2010
fDate
6-8 Dec. 2010
Abstract
As scaling becomes increasingly difficult, 3D integration has emerged as a viable alternative to achieve the requisite bandwidth and power efficiency challenges. However mechanical stress induced by the through silicon vias (TSV) is one of the key constraints in the 3D flow that must be controlled in order to preserve the integrity of front end devices. For the first time an extended and comprehensive study is given for the stress induced by single- and arrayed TSVs and its impact on both analog and digital FEOL devices and circuits. This work provides a complete experimental assessment and quantifies the stress distribution and its effect on front end devices. By using a combined experimental and theoretical approach we provide a framework that will enable stress aware design and the right definition of keep out zone and ultimately save valuable silicon area.
Keywords
CMOS integrated circuits; high-k dielectric thin films; integrated circuit design; metal-insulator boundaries; three-dimensional integrated circuits; 3D integration; FEOL device; arrayed TSV; high-k/metal gate CMOS performance; single TSV; stress aware design; through silicon via;
fLanguage
English
Publisher
ieee
Conference_Titel
Electron Devices Meeting (IEDM), 2010 IEEE International
Conference_Location
San Francisco, CA
ISSN
0163-1918
Print_ISBN
978-1-4424-7418-5
Electronic_ISBN
0163-1918
Type
conf
DOI
10.1109/IEDM.2010.5703278
Filename
5703278
Link To Document