DocumentCode :
2369391
Title :
A hierarchical cost tree mutation approach to optimization of analog circuits
Author :
Somani, Abhishek ; Chakrabarti, P.P. ; Patra, Amit
Author_Institution :
Adv. VLSI Design Lab., IIT, Kharagpur, India
fYear :
2005
fDate :
3-7 Jan. 2005
Firstpage :
535
Lastpage :
538
Abstract :
This work presents a novel method for systematic design of a composite cost function for typical analog circuit sizing optimization problems involving multiple criteria. A non-linear normalization strategy for objective functions has been proposed and has been shown to be better than the traditional linear normalization functions. A hierarchical cost tree mutation based dynamic weight adjustment algorithm has been developed, which combines the designers´ problem specific knowledge with the dynamic solution state in the current iteration to decide the weights in the next iteration. Experiments on a typical switched capacitor analog integrator circuit in 0.18μm CMOS technology show that the proposed method works well in most cases, while conventional methods fail in the more complex scenarios.
Keywords :
CMOS analogue integrated circuits; analogue circuits; circuit optimisation; switched capacitor networks; 0.18 micron; CMOS technology; analog circuit optimization; analog integrator circuit; dynamic weight adjustment algorithm; hierarchical cost tree mutation; linear normalization functions; nonlinear normalization strategy; Algorithm design and analysis; Analog circuits; CMOS technology; Cost function; Design methodology; Design optimization; Genetic mutations; Heuristic algorithms; Switched capacitor circuits; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2005. 18th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2264-5
Type :
conf
DOI :
10.1109/ICVD.2005.13
Filename :
1383330
Link To Document :
بازگشت