DocumentCode
2370147
Title
Detecting SEU-caused routing errors in SRAM-based FPGAs
Author
Reddy, E. Syam Sundar ; Chandrasekhar, Vikram ; Sashikanth, M. ; Kamakoti, V. ; Vijaykrishnan, N.
Author_Institution
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol. Madras, Chennai, India
fYear
2005
fDate
3-7 Jan. 2005
Firstpage
736
Lastpage
741
Abstract
This paper proposes a new CLB architecture for FPGAs and an associated testing technique that detects routing errors caused by SEUs in the SRAM configuration memory of the FPGA. The proposed testing technique detects all possible routing errors including bridging faults, and requires a single configuration of only the LUTs of the FPGA. Any routing error that affects the logic of the circuit is detected by the proposed technique in a maximum of 8 clock cycles. It is noteworthy that the time required for error detection is independent of both the number of switch matrices and the number of logic blocks in the FPGA.
Keywords
SRAM chips; block codes; error detection; fault tolerance; field programmable gate arrays; graph theory; network routing; CLB architecture; FPGA LUT; SEU-caused routing errors; SRAM FPGA; bridging faults; circuit logic; complex logic blocks; configuration memory; fault tolerance; field programmable gate arrays; graph theory; routing error detection; single event upset; testing; vertex coloring problem; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Field programmable gate arrays; Random access memory; Routing; Single event transient; Switches; Table lookup; Complex Logic Blocks; Fault Tolerance; Field Programmable Gate Arrays; Graph Theory; Routing Errors; Single Event Upset; Vertex Coloring problem;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 2005. 18th International Conference on
ISSN
1063-9667
Print_ISBN
0-7695-2264-5
Type
conf
DOI
10.1109/ICVD.2005.79
Filename
1383362
Link To Document