DocumentCode :
2377556
Title :
Mechanical and electrical evaluation of a bumped-substrate die-level burn-in carrier
Author :
Thompson, Patrick ; Begay, Marlene ; Lindsey, Scott ; VanOverloop, Don ; Vasquez, Barbaran ; Walker, Scott ; Williams, Bill
Author_Institution :
Core Technol., Motorola Inc., Tempe, AZ, USA
fYear :
1994
fDate :
1-4 May 1994
Firstpage :
700
Lastpage :
703
Abstract :
A high-yield die supply has been identified as a key requirement for the viability of commercial multichip modules (MCM). The result of die or wafer level test and burn-in, (beyond the level of historical wafer probe), to provide dice with performance and reliability levels equivalent to single chip packaged dice is commonly called known good die (KGD). There are many proposed methods to obtain KGD, at varying levels of maturity, and with varying levels of cost, complexity, and potential impact on device performance and reliability. In this paper, we describe the mechanical and electrical evaluation of a temporary die-level burn-in carrier designed for use in providing known good dice. Three device types are used in this evaluation to explore the limitations of the carrier system under evaluation: a 1 M DRAM, a 128 k×8 SRAM, and a 56 k gate ASIC. Die size, and bond pad count, size and pitch all impact the applicability of the carrier system under evaluation. Mechanical evaluations performed to date include measurements of critical carrier features such as bump height, die alignment structure placement and bond pad damage caused by the carrier contacts. Electrical evaluations include continuity and electrical test performance at multiple temperatures
Keywords :
circuit optimisation; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; integrated circuit yield; multichip modules; ASIC; DRAM; SRAM; bond pad count; bond pad damage; bump height; bumped-substrate die-level burn-in carrier; continuity; die alignment structure placement; electrical evaluation; electrical test performance; high-yield die supply; known good die; mechanical evaluation; multichip modules; reliability levels; Application specific integrated circuits; Bonding; Costs; Multichip modules; Packaging; Performance evaluation; Probes; Random access memory; Testing; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 1994. Proceedings., 44th
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-0914-6
Type :
conf
DOI :
10.1109/ECTC.1994.367594
Filename :
367594
Link To Document :
بازگشت