DocumentCode :
2379873
Title :
Pre-Si estimation and compensation of SRAM layout deficiencies to achieve target performance and yield
Author :
Bansal, Aditya ; Singh, Rama N. ; Mukhopadhyay, Saibal ; Han, Geng ; Heng, Fook-Luen ; Chuang, Ching-Te
Author_Institution :
T.J. Watson Res. Center, IBM, Yorktown Heights, NV
fYear :
2008
fDate :
12-15 Oct. 2008
Firstpage :
457
Lastpage :
462
Abstract :
With technology scaling, process constraints and imperfections result in significant variation of post-Si performance and stability of SRAM from designed/target pre-Si parameters. Modification/ re-optimization of SRAM cell and/or tuning of process parameters to meet target performance and stability are limited by area constraints and involve several technology ramp-up cycles. For reducing access failures, if process is not fine tuned, memory access clock cycle period may need to be increased thereby compromising performance. We propose a design methodology to meet the target performance and reduce access failures by tuning the SRAM array peripherals instead of tuning the SRAM cell and process parameters. Proposed design methodology is supported by numerical framework and validated by simulation results on 45 nm PDSOI technology. We further show that our methodology does not impact the READ stability of a cell.
Keywords :
SRAM chips; integrated circuit layout; integrated circuit yield; SRAM array tuning; SRAM cell; SRAM layout deficiencies; access failure reduction; memory access clock cycle period; ramp-up cycles; Circuit simulation; Circuit stability; Clocks; Design methodology; FETs; Hardware; Lithography; Microelectronics; Random access memory; Yield estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2008. ICCD 2008. IEEE International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-2657-7
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2008.4751901
Filename :
4751901
Link To Document :
بازگشت