DocumentCode :
2380754
Title :
An HDTV H.264 deblocking filter in FPGA with RGB video output
Author :
Rosa, Vagner S. ; Susin, Altamiro A. ; Bampi, Sergio
Author_Institution :
Informatics Institute, Federal University of Rio Grande do Sul - UFRGS Av. Bento Gonçalves, 9500 - Porto Alegre - Brazil
fYear :
2007
fDate :
15-17 Oct. 2007
Firstpage :
308
Lastpage :
311
Abstract :
This paper presents an architecture for implementing the H.264 Deblocking Filter with RGB output in FPGA, exceeding HDTV requirements when synthesized to a target FPGA. The goal of the design was to achieve the HDTV requirements, designing a deep pipelined architecture that makes a balanced use of the resources available in the target FPGA architecture. When synthesized to VirtexII-pro FPGA, the developed architecture used only 1800 logic cells and achieved 71 frames per second at 1080p HDTV resolution (1920x1080).
Keywords :
Decoding; Field programmable gate arrays; Filtering algorithms; HDTV; IEC standards; ISO standards; Informatics; Logic; Low pass filters; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2007. VLSI - SoC 2007. IFIP International Conference on
Conference_Location :
Atlanta, GA, USA
Print_ISBN :
978-1-4244-1710-0
Electronic_ISBN :
978-1-4244-1710-0
Type :
conf
DOI :
10.1109/VLSISOC.2007.4402519
Filename :
4402519
Link To Document :
بازگشت