DocumentCode :
2383230
Title :
8-bit AES Implementation in FPGA by Multiplexing 32-bit AES Operation
Author :
Chang, Chi-Jeng ; Huang, Chi-Wu ; Tai, Hung-Yun ; Lin, Mao-Yuan
Author_Institution :
Nat. Taiwan Normal Univ., Taipei
fYear :
2007
fDate :
1-3 Nov. 2007
Firstpage :
505
Lastpage :
507
Abstract :
8-bit AES implementation was first proposed by Tim Good[8] as Application-Specific-Instruction- Process(ASIP), featured in low area design based on the stored-program design concept, which the software programs runs in a hardware processor. This paper proposes a direct hardware implementation of AES algorithm. There are two kinds of implementation, one uses shift registers for KeyExpansion and Mixcolumn called Shift-type, the other called BRAM-type uses Block RAMs (BRAMs) instead of shift registers. Both Implementations gain much higher throughput than ASIP. However, BRAM-type uses only 130 slices and achieves a throughput of 27 Mega bit per second (Mbps). Comparing to ASIP´s 122 slices and 2.18 Mbps throughput, it achieves 12 times increase in throughput, 8% increase in slice number and no software programming necessary.
Keywords :
cryptography; field programmable gate arrays; multiplying circuits; shift registers; 32-bit AES operation; 8-bit AES implementation; FPGA; KeyExpansion; Mixcolumn; block RAM; shift registers; Application specific processors; Clocks; Cryptography; Data privacy; Educational technology; Field programmable gate arrays; Hardware; Industrial electronics; Shift registers; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Data, Privacy, and E-Commerce, 2007. ISDPE 2007. The First International Symposium on
Conference_Location :
Chengdu
Print_ISBN :
978-0-7695-3016-1
Type :
conf
DOI :
10.1109/ISDPE.2007.131
Filename :
4402744
Link To Document :
بازگشت