• DocumentCode
    238334
  • Title

    Power - and variability-aware design of FinFET-based XOR circuit at nanoscale regime

  • Author

    Srivastava, Prashant ; Dwivedi, Amit Krishna ; Islam, Aminul

  • Author_Institution
    Dept. of Electron. & Commun. Eng, Birla Inst. of Technol., Ranchi, India
  • fYear
    2014
  • fDate
    8-10 May 2014
  • Firstpage
    440
  • Lastpage
    444
  • Abstract
    Escalation in performance parameters due to CMOS technology scaling has proven its worth in the field of design and implementation. Integration density, low power dissipation and higher speed of operation are at their zenith level. This truculent towards technology scaling is now showing its adverse effect which is becoming a great concern from the researchers´ point of view. Variability is one of the consequences of technology scaling. Equivalent to power, delay and area, variability also plays an important role in determining performance of circuits. This paper presents variability analysis of diverse exclusive-OR circuits in terms of average power and power-delay product (PDP) at the transistor level using 16-nm technology node. The investigation is supported by using simulation framework loaded with two nominal copies of the analogous XOR gate at both the ends - input and output. The intent of this note is to determine the circuit with minimal variability to PDP. Further, realization of the optimal XOR circuit is carried out by using emerging device namely Fin field effect transistor (FinFET). The propound FinFET based realization of optimal XOR circuit offers 99.191 × improvement in PDP in contrast to its CMOS realization at nominal supply voltage of VDD = 0.7 V.
  • Keywords
    CMOS integrated circuits; MOSFET; integrated circuit reliability; logic circuits; nanoelectronics; CMOS technology scaling; FinFET; PDP; XOR circuit; diverse exclusive-OR circuit; fin field effect transistor; integration density; nanoscale regime; power dissipation; power-aware design; power-delay product; size 16 nm; transistor level; variability analysis; zenith level; FinFETs; Integrated circuit modeling; Logic gates; fin field effect transistor (FinFET); low-power; power delay product (PDP); propagation delay; robust; variability;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Advanced Communication Control and Computing Technologies (ICACCCT), 2014 International Conference on
  • Conference_Location
    Ramanathapuram
  • Print_ISBN
    978-1-4799-3913-8
  • Type

    conf

  • DOI
    10.1109/ICACCCT.2014.7019481
  • Filename
    7019481