Title :
Novel test structures for temperature budget determination during wafer processing
Author :
Faber, Erik J. ; Wolters, Rob A M ; Schmitz, Jurriaan
Author_Institution :
Semicond. Components Group, Univ. of Twente, Enschede, Netherlands
Abstract :
Temperature is a crucial parameter in many planar technology processing steps. However, the determination of the actual temperature history at the device side of the substrate is not straightforward. We present a novel method for determining the temperature history of the process side of silicon wafers and chips, which is based on well-known silicide formation reactions of metal-Si systems and is determined via (4 point probe) resistance measurements. In this case we explored the Pd-Si system which has a suitable operating range from 100-200°C. We propose a method based on metal layers patterned in different line configurations (using the width and number of the lines as parameters) and anticipate that silicide developments at these structures is geometrically dependent and hence can provide a way for obtaining a refined temperature information. First experiments on bulk Si wafers show that the proposed method yields predictable and stable results.
Keywords :
metallisation; silicon alloys; wafer level packaging; Si; bulk silicon wafers; planar technology processing; refined temperature information; resistance measurements; temperature 100 degC to 200 degC; temperature budget determination; wafer processing; Electrical resistance measurement; Monitoring; Silicidation; Silicides; Silicon on insulator technology; Temperature distribution; Temperature measurement; Testing; Thermal conductivity; Thermal resistance; metallization; process monitoring; silicon on insulator technology; temperature measurement;
Conference_Titel :
Microelectronic Test Structures (ICMTS), 2010 IEEE International Conference on
Conference_Location :
Hiroshima
Print_ISBN :
978-1-4244-6912-3
Electronic_ISBN :
978-1-4244-6914-7
DOI :
10.1109/ICMTS.2010.5466867