• DocumentCode
    2390692
  • Title

    Multi-stage Pulse Shrinking Time-to-Digital Converter for Time Interval Measurements

  • Author

    Liu, Yue ; Vollenbruch, Ulrich ; Chen, Yangjian ; Wicpalek, Christian ; Maurer, Linus ; Boos, Zdravko ; Weigel, Robert

  • Author_Institution
    Univ. of Linz, Linz
  • fYear
    2007
  • fDate
    8-10 Oct. 2007
  • Firstpage
    347
  • Lastpage
    350
  • Abstract
    This paper presents a new structure of Pulse Shrinking Time-to-Digital Converter (TDC) with 20 ps resolution which is implemented in Infineon 0.13 mum CMOS technology. The new interpolating multi-stage TDC with feedback loop and high speed counter accelerates the digitization of the input time interval and is appropriate as Phase Detector for Phase Locked Loop application. The interpolated multi-stage structure efficiently saves the chip area and power consumption. Its Full-Scale-Range (FSR) is about 5000 ps and its differential linearity errors are less than 0.52 LSB.
  • Keywords
    CMOS digital integrated circuits; convertors; interpolation; phase detectors; phase locked loops; time measurement; CMOS technology; feedback loop; high speed counter; interpolated multistage structure; multistage pulse shrinking; phase detector; phase locked loop application; time interval measurement; time-to-digital converter; Acceleration; CMOS technology; Counting circuits; Detectors; Energy consumption; Feedback loop; Phase detection; Phase locked loops; Pulse measurements; Time measurement;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Wireless Technologies, 2007 European Conference on
  • Conference_Location
    Munich
  • Print_ISBN
    978-2-87487-003-3
  • Type

    conf

  • DOI
    10.1109/ECWT.2007.4404018
  • Filename
    4404018