• DocumentCode
    2392405
  • Title

    Simulation and performance evaluation of parallel architecture based on i860 nodes: SapePar-i860

  • Author

    Pandlan, A. ; Parthasarathy, K. ; Sridhar, M.K. ; Gowda, K. Chidananda

  • Author_Institution
    Dept. of Electr. Eng., Indian Inst. of Sci., Bangalore, India
  • fYear
    1994
  • fDate
    22-26 Aug 1994
  • Firstpage
    682
  • Abstract
    SapePar-i860 is an execution driven “Simulator and Performance Evaluator for i860 based Parallel Architecture”. The simulator has various inputs like the primary cache size, primary cache type, secondary cache size, secondary cache type, secondary cache replacement policy, number of processors, interconnection between the processors, communication path from each processor to other processors, type of communication and bandwidth of communication channels. The simulator gets configured automatically according to the inputs and generates log files. The performance analyzer generates statistics of the run based on these log files. The statistics includes cache hit ratio of primary cache, cache hit ratio of secondary cache, Complete Communication Ratio (CCRi) of each processor, the Compute Communication Ratio (CCR6) of overall system, efficiency of each processor and efficiency of overall system. This also computes the speedup, execution time in terms of clock ticks
  • Keywords
    cache storage; parallel architectures; performance evaluation; virtual machines; Complete Communication Ratio; Compute Communication Ratio; SapePar-i860; cache hit ratio; clock ticks; communication channels; communication path; log files; parallel architecture simulation; performance analyzer; performance evaluation; primary cache; primary cache size; primary cache type; processor interconnection; secondary cache replacement policy; secondary cache size; secondary cache type; statistics; Communication channels; Computational modeling; Computer architecture; Computer science; Parallel architectures; Performance analysis; Performance evaluation; Pipelines; Program processors; Statistics;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    TENCON '94. IEEE Region 10's Ninth Annual International Conference. Theme: Frontiers of Computer Technology. Proceedings of 1994
  • Print_ISBN
    0-7803-1862-5
  • Type

    conf

  • DOI
    10.1109/TENCON.1994.369218
  • Filename
    369218