• DocumentCode
    2394980
  • Title

    An efficient embedded bitstream parsing processor for MPEG-4 video decoding system

  • Author

    Yung-Chi Chang ; Huang, Chao-Chih ; Chao, Wei-Min ; Chen, Liung-Gee

  • Author_Institution
    Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
  • fYear
    2003
  • fDate
    6-8 Oct. 2003
  • Firstpage
    168
  • Lastpage
    171
  • Abstract
    In this paper, the bitstream parsing analysis and an efficient and flexible bitstream parsing processor are presented. The bit-stream parsing analysis explores the critical part in bitstream parsing. Based on the result, the novel approaches to parse data partitioned bitstreams are presented. An efficient instruction set optimized for bitstream processing, especially for DCT coefficient decoding, is designed and the processor architecture can be programmed for various video standards. It has been integrated into an MPEG-4 video decoding system successfully and can achieve real time bitstream decoding with bitstream coded under 4CIF frame size with 30 fps, 8Mbps, which is the specification of MPEG-4 Advanced Simple Profile Level 5.
  • Keywords
    decoding; discrete cosine transforms; embedded systems; instruction sets; program processors; video coding; 4CIF frame size; DCT coefficient decoding; MPEG-4 video decoding system; data partitioned bitstreams; embedded bitstream parsing processor; flexible bitstream parsing processor; instruction sets; processor architecture programming; real time bitstream decoding; Algorithm design and analysis; Chaos; Decoding; Discrete cosine transforms; MPEG 4 Standard; Microprogramming; Partitioning algorithms; Process design; Transform coding; Video coding;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Technology, Systems, and Applications, 2003 International Symposium on
  • ISSN
    1524-766X
  • Print_ISBN
    0-7803-7765-6
  • Type

    conf

  • DOI
    10.1109/VTSA.2003.1252579
  • Filename
    1252579