• DocumentCode
    2397513
  • Title

    Innovative design of CMOS fault tolerant structures

  • Author

    Bolchini, Cristiana ; Buonanno, Giacomo ; Sciuto, Donatella ; Stefanelli, Renato

  • Author_Institution
    Dipartimento di Elettronica e Inf., Politecnico di Milano, Italy
  • fYear
    1995
  • fDate
    18-20 Jan 1995
  • Firstpage
    267
  • Lastpage
    276
  • Abstract
    A CMOS gate structure tolerating all single transistor stuck-at faults and a large set of multiple faults is presented. Such structure is based on the simultaneous implementation of both the natural and the complemented form of the desired output; such implementation is easily modifiable to achieve fault tolerance and to obtain detectability of most of the faults which are not tolerated since they cause the two output lines to share the same value. This latter characteristic allows design of self-checking gates (with respect to faults that are not tolerated). Usually, production of the natural and complemented form of the output signal does not require to double the number of transistors, thus resulting more convenient (in terms of area) than other approaches; moreover the cost overhead due to the implementation of both the natural and the complemented form of the output decreases with the size of the gate. Therefore the proposed structure may be conveniently adopted in full-custom design of large fault tolerant systems, since in this case the gate size can be modified to achieve the best trade-off between speed and area overhead
  • Keywords
    CMOS logic circuits; integrated circuit design; integrated circuit reliability; logic design; CMOS fault tolerant structures; CMOS gate structure; full-custom design; multiple faults; self-checking gates; single transistor stuck-at faults; CMOS technology; Circuit faults; Costs; Fault detection; Fault tolerance; Fault tolerant systems; Production systems; Semiconductor device modeling; Signal design; Wafer scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Wafer Scale Integration, 1995. Proceedings., Seventh Annual IEEE International Conference on
  • Conference_Location
    San Francisco, CA
  • Print_ISBN
    0-7803-2467-6
  • Type

    conf

  • DOI
    10.1109/ICWSI.1995.515461
  • Filename
    515461