• DocumentCode
    239903
  • Title

    Negative capacitance circuits for process variations compensation and timing yield improvement

  • Author

    Mostafa, Hassan ; Anis, Mohab ; Elmasry, Mohamed

  • Author_Institution
    Electron. & Commun. Eng. Dept., Cairo Univ., Giza, Egypt
  • fYear
    2014
  • fDate
    4-7 May 2014
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    The continued demand for higher performance in modern microprocessors places strict timing constraints on the high performance modules such as dynamic circuits and register files. In addition, the increased process variations in scaled technologies results in delay variations around its nominal value. This delay variability results in violating the timing constraints, and correspondingly, causes a timing yield loss. In our previous work, new negative capacitance circuits are connected to the highly capacitive nodes to reduce the overall parasitic capacitance at these nodes. This capacitance reduction reduces the circuit mean delay which results in timing yield improvement, which is verified by using post-layout simulations. In this paper, test chip measurements are provided showing that the adoption of the negative capacitance circuit to a 64-input wide dynamic OR gate is capable of improving the timing yield to 100%.
  • Keywords
    compensation; logic gates; logic testing; timing circuits; 64-input wide dynamic OR gate; delay variability; microprocessor; negative capacitance circuit; parasitic capacitance reduction; post-layout simulation; process variation compensation; register file; timing yield improvement; timing yield loss; CMOS integrated circuits; Capacitance; Delays; Logic gates; Registers; Threshold voltage; Domino logic circuits; Timing yield improvement; deep sub-micron; negative capacitance circuit; process variations; register file;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electrical and Computer Engineering (CCECE), 2014 IEEE 27th Canadian Conference on
  • Conference_Location
    Toronto, ON
  • ISSN
    0840-7789
  • Print_ISBN
    978-1-4799-3099-9
  • Type

    conf

  • DOI
    10.1109/CCECE.2014.6900929
  • Filename
    6900929