DocumentCode :
2400660
Title :
A 54 MHz CMOS Programmable Video Signal Processor for HDTV Applications
Author :
Joanblanq, C. ; Senn, P. ; Colaitis, M.J.
Author_Institution :
Chemin du Vieux Chene, CNET, Meylan, France
fYear :
1989
fDate :
20-22 Sept. 1989
Firstpage :
7
Lastpage :
10
Abstract :
A 54 MHz CMOS Video Processor with a systolic architecture suited for 2D symmetric FIR filtering will be reported. The circuit is a ID digital filter comprised of a control part and an array of 8 Multiplication-Accumulation cells. This processor is capable of handling 32 equivalent multiply-add operations in a sampling period as short as 18 ns. Devices can be cascaded to increase the order of the filter in both dimensions, up to 1024 stages with no truncation errors. It has been developed in a 1.2 μm CMOS technology and it dissipates less than 500 mW at a 54 MHz clock frequency.
Keywords :
CMOS integrated circuits; FIR filters; high definition television; high definition video; programmable circuits; video signals; 2D symmetric FIR filtering; CMOS programmable video signal processor; CMOS technology; HDTV; ID digital filter; frequency 54 MHz; multiplication-accumulation cells; size 1.2 mum; systolic architecture; CMOS process; CMOS technology; Circuits; Digital filters; Filtering; Finite impulse response filter; Finite wordlength effects; HDTV; Sampling methods; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1989. ESSCIRC '89. Proceedings of the 15th European
Conference_Location :
Vienna
Print_ISBN :
3-85403-101-7
Type :
conf
DOI :
10.1109/ESSCIRC.1989.5468220
Filename :
5468220
Link To Document :
بازگشت