• DocumentCode
    2406331
  • Title

    Carrier recombination and thin gate oxide effects in floating body SOI MOSFETs: influence of the device geometries and architectures

  • Author

    Pretet, J. ; Matsumoto, T. ; Gwoziecki, R. ; Raynaud, C. ; Cristoloveanu, S. ; Poiroux, T. ; Brut, H.

  • Author_Institution
    STMicroelectronics, Crolles, France
  • fYear
    2002
  • fDate
    7-10 Oct 2002
  • Firstpage
    101
  • Lastpage
    102
  • Abstract
    To face the SIA roadmap constraints, the natural benefits of the SOI devices should be combined with aggressive scaling. The main ingredients for optimizing the SOI-MOSFETs architecture are film and gate oxide thickness, doping profiles (channel, halos and LDD regions) and lateral isolation techniques. In this paper, we show that the characteristics of floating body SOI devices are modified at low drain voltage by a gate to body current when the gate oxide thickness is as low as 2 nm. Carrier recombination and transconductance measurements versus gate voltage show that the modifications depend both on the geometries and device architecture (doping profiles).
  • Keywords
    MOSFET; doping profiles; electron-hole recombination; elemental semiconductors; isolation technology; semiconductor device measurement; silicon; silicon-on-insulator; 2 nm; LDD regions; SIA roadmap constraints; Si-SiO2; aggressive scaling; carrier recombination; channel regions; device architectures; device geometries; doping profiles; film thickness; floating body SOI MOSFETs; gate oxide thickness; gate to body current; gate voltage; halos; lateral isolation techniques; low drain voltage; thin gate oxide effects; transconductance; Charge carrier lifetime; Isolation technology; MOSFETs; Silicon; Silicon on insulator technology;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    SOI Conference, IEEE International 2002
  • Print_ISBN
    0-7803-7439-8
  • Type

    conf

  • DOI
    10.1109/SOI.2002.1044435
  • Filename
    1044435