DocumentCode :
2409594
Title :
Extending JTAG for testing signal integrity in SoCs
Author :
Ahmed, N. ; Tehranipour, M. ; Nourani, M.
Author_Institution :
Center for Integrated Circuits & Syst., Texas Univ., Richardson, TX, USA
fYear :
2003
fDate :
2003
Firstpage :
218
Lastpage :
223
Abstract :
As the technology is shrinking and the working frequency is going into the multi Gigahertz range, the issues related to interconnect testing are becoming more dominant. Specifically, signal integrity loss issues are becoming more important, and detection and diagnosis of these losses are becoming a great challenge. In this paper, an enhanced boundary scan architecture, with slight modification in the boundary scan cells, is proposed to test signal integrity in SoC interconnects. Our extended JTAG architecture: 1) minimizes scan-in operation by using modified boundary scan cells in pattern generation; and 2) incorporates the integrity loss information within the modified observation cells. To fully comply with the JTAG standard, we propose two new instructions, one for pattern generation and the other for scanning out the captured signal integrity information.
Keywords :
automatic test pattern generation; boundary scan testing; integrated circuit design; integrated circuit interconnections; integrated circuit testing; logic design; logic testing; standards; system-on-chip; JTAG standard; SoC interconnect testing; boundary scan architecture; boundary scan cells; integrity information scanning instructions; observation cells; pattern generation instructions; signal integrity loss; signal integrity testing; Circuit noise; Circuit testing; Crosstalk; Delay effects; Distortion; Frequency; Integrated circuit interconnections; Signal design; Signal generators; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2003
ISSN :
1530-1591
Print_ISBN :
0-7695-1870-2
Type :
conf
DOI :
10.1109/DATE.2003.1253611
Filename :
1253611
Link To Document :
بازگشت