DocumentCode :
2409939
Title :
Delay defect diagnosis based upon statistical timing models - the first step [logic testing]
Author :
Krstic, Angela ; Wang, Li-C ; Cheng, Kwang-Ting ; Liou, Jing-Jia ; Abadir, Magdy S.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
fYear :
2003
fDate :
2003
Firstpage :
328
Lastpage :
333
Abstract :
This paper defines a new diagnosis problem for diagnosing delay defects based upon statistical timing models. We illustrate the differences between delay defect diagnosis and traditional logic defect diagnosis. We propose different diagnosis algorithms, and evaluate their performance via statistical defect injection and statistical delay fault simulation. With a statistical timing analysis framework developed in the past, we demonstrate the new concepts in delay defect diagnosis, and discuss experimental results based upon benchmark circuits.
Keywords :
automatic test pattern generation; fault diagnosis; logic simulation; logic testing; statistical analysis; timing; defect injection; delay defect diagnosis; delay fault simulation; logic defect diagnosis; statistical timing analysis; statistical timing models; test pattern generation; Application specific processors; Circuit faults; Circuit simulation; Delay effects; Dictionaries; Fault diagnosis; Logic; Manufacturing processes; Random variables; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2003
ISSN :
1530-1591
Print_ISBN :
0-7695-1870-2
Type :
conf
DOI :
10.1109/DATE.2003.1253628
Filename :
1253628
Link To Document :
بازگشت