DocumentCode :
2413342
Title :
Asymmetrical transistor-clamped H-bridge cascaded multilevel inverter
Author :
Elias, M.F.M. ; Rahim, N.A. ; Ping, H.W. ; Uddin, M.N.
Author_Institution :
Univ. of Malaya, Kuala Lumpur, Malaysia
fYear :
2012
fDate :
7-11 Oct. 2012
Firstpage :
1
Lastpage :
8
Abstract :
This paper presents an asymmetrical cascaded multilevel inverter based on five-level transistor-clamped H-bridge power cell. Two-cell configuration with dc link voltage ratio of 4:1 is presented. The modulation method is based on the fundamental frequency switching. Analysis of the inverter output voltage and harmonics is presented. Injection of the third harmonics as to maximize the output voltage and the issue of the inverse power flow in the low voltage cell are presented. The prototype of the proposed inverter is built and the experimental results are obtained to verify its functionality.
Keywords :
harmonic analysis; load flow; switching convertors; transistors; asymmetrical transistor-clamped H-bridge cascaded multilevel inverter; dc link voltage ratio; five-level transistor-clamped H-bridge power cell; fundamental frequency switching; harmonic analysis; inverse power flow; inverter output voltage analysis; low voltage cell; DC motors; Decision support systems; Inverters; Voltage control; Asymmetric cascaded multilevel inverter; cascaded H-bridge; dc link voltage ratio; fundamental frequency switching; transistor-clamped H-bridge inverter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industry Applications Society Annual Meeting (IAS), 2012 IEEE
Conference_Location :
Las Vegas, NV
ISSN :
0197-2618
Print_ISBN :
978-1-4673-0330-9
Electronic_ISBN :
0197-2618
Type :
conf
DOI :
10.1109/IAS.2012.6374030
Filename :
6374030
Link To Document :
بازگشت