DocumentCode :
2415330
Title :
A 4.2 GHz PLL Frequency Synthesizer with an Adaptively Tuned Coarse Loop
Author :
Wu, Ting ; Hanumolu, Pavan Kumar ; Mayaram, Kartikeya ; Moon, Un-Ku
Author_Institution :
Rambus Inc., Los Altos
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
547
Lastpage :
550
Abstract :
A 4.2 GHz integer-N PLL frequency synthesizer for WLANs is described. An analog split tuned LC-VCO is controlled by coarse and fine loops to achieve both a large frequency tuning range and a small VCO gain. An averaging varactor is employed to reduce the amplitude sensitivity of the varactor, thereby reducing the AM-to-FM noise conversion. A new adaptively tuned switched capacitor integrator is used in the coarse loop for a fast lock time. The prototype test chip in a 0.13-mum CMOS process has a measured phase noise of -110 dBc/Hz at 1 MHz offset, and a settling time of 50 mus.
Keywords :
CMOS integrated circuits; MMIC oscillators; circuit noise; circuit tuning; frequency synthesizers; phase locked loops; phase noise; switched capacitor networks; varactors; voltage-controlled oscillators; wireless LAN; AM-to-FM noise conversion; CMOS process; LC-VCO; PLL frequency synthesizer; WLAN; adaptively tuned coarse loop; amplitude sensitivity; analog split tuning; averaging varactor; fast lock time; frequency 4.2 GHz; phase noise; prototype test chip; size 0.13 mum; switched capacitor integrator; time 50 mus; Capacitors; Frequency synthesizers; Noise level; Noise reduction; Phase locked loops; Prototypes; Testing; Tuning; Varactors; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405791
Filename :
4405791
Link To Document :
بازگشت