Title :
A cross-based adaptive cost SOC architecture for stereo matching processor
Author :
Yuan Xu ; Junbin Zhang ; Haodong Yao
Author_Institution :
Shenzhen Key Lab. of Adv. Commun. & Inf. Process., Shenzhen Univ., Shenzhen, China
Abstract :
This paper presents a System-On-Chip (SOC) architecture of stereo matching processor incorporating with cross-based adaptive cost. This architecture can effectively improve the robustness of disparity map in different lighting and various kind of texture environment. Both adaptive raw cost computation and cross-based adaptive window cost aggregation are adopted to generate highly accurate disparity map. Also, with the advantage of hardware parallelism stereo disparity map can be produced real-timely. The architecture is suitable for SOC implementation and has been verified on Virtex-7 XC7VX485T FPGA achieving 65 fps for 1280×1024 pixel images.
Keywords :
field programmable gate arrays; integrated circuit design; logic design; system-on-chip; Virtex-7 XC7VX485T FPGA; adaptive raw cost computation; cross-based adaptive cost SOC architecture; cross-based adaptive window cost aggregation; hardware parallelism stereo disparity map; stereo matching processor; system-on-chip architecture; Abstracts; Computers; Educational institutions; Field programmable gate arrays; Hardware; Image resolution; Lighting; FPGA; census; cross-based adaptive cost; dynamic programming; stereo matching processor;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
DOI :
10.1109/ICSICT.2014.7021564