Title :
Systolic RNS arithmetic using feedback shift logic
Author_Institution :
Boeing High Technol. Center, Seattle, WA, USA
Abstract :
The author presents an alternative architecture for the arithmetic units in pipelined residue-number-system applications. This architecture uses feedback shift logic to implement residue adders and multipliers, together with novel data representations derived from the multiplicative group of finite rings. Each stage can be implemented with only one exclusive-OR delay. Thus this architecture shows promise in increasing the throughput of residue arithmetic units over conventional logic and ROM (read-only memory) designs.<>
Keywords :
digital arithmetic; feedback; parallel processing; ROM; arithmetic units; exclusive-OR delay; feedback shift logic; finite rings; multiplicative group; multipliers; pipelined residue-number-system; residue adders; systolic RNS arithmetic; Adders; Arithmetic; Costs; Delay; Feedback circuits; Logic circuits; Logic design; Read only memory; Table lookup; Throughput;
Conference_Titel :
Computers and Communications, 1989. Conference Proceedings., Eighth Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ, USA
Print_ISBN :
0-8186-1918-x
DOI :
10.1109/PCCC.1989.37364