• DocumentCode
    2428705
  • Title

    Wireless systems-on-a-chip design

  • Author

    Brodersen, Bob

  • Author_Institution
    Dept. of EECS, California Univ., Berkeley, CA, USA
  • fYear
    2002
  • fDate
    2002
  • Firstpage
    221
  • Abstract
    Summary form only given. There is a fundamental shift that is occurring in the implementation of wireless systems. Not only is the underlying technology shifting to mainstream CMOS technology, but the applications and specifications of the supported links are also rapidly evolving. The multiple inter-related technologies required for implementation of such wireless systems requires a co-design strategy in communication algorithms, digital architectures and the analog and digital circuits required for their implementation. Critical to good design of these chips is the definition of energy and area performance metrics that can facilitate the tradeoff of issues such as the cost of providing flexibility or the amount of parallelism to exploit. These design decisions can result in differences of orders of magnitude in the metrics between what is possible in the technology and what is often achieved if the costs are not fully understood. A design infrastructure which supports architectures and which optimizes the metrics is described for wireless systems, providing a fully automated chip design flow from a high level system specification.
  • Keywords
    CMOS integrated circuits; circuit CAD; integrated circuit design; mobile radio; parallel architectures; radio links; CMOS technology; analog circuits; area performance metrics; automated chip design flow; co-design strategy; communication algorithms; design decisions; design infrastructure; digital architectures; digital circuits; energy performance metrics; flexibility cost; high level system specification; link applications; link specifications; multiple inter-related technologies; parallelism; wireless systems implementation; wireless systems-on-a-chip design; CMOS technology; Chip scale packaging; Circuits and Systems Society; Costs; Design automation; Design optimization; Digital circuits; Measurement; Parallel processing; Solid state circuit design;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design, 2002. Proceedings. International Symposium on
  • Print_ISBN
    0-7695-1561-4
  • Type

    conf

  • DOI
    10.1109/ISQED.2002.996733
  • Filename
    996733