DocumentCode
243238
Title
A low-power CMOS flip-flop for high performance processors
Author
Meher, Preetisudha ; Mahapatra, Kamala Kanta
Author_Institution
Dept. of Electron. & Telecommun., Nat. Inst. of Technol., Rourkela, India
fYear
2014
fDate
22-25 Oct. 2014
Firstpage
1
Lastpage
5
Abstract
A significant amount of the total power in highly synchronous systems gets dissipated over clock networks. Therefore, low-power clocking schemes would be promising approaches for high performance designs. To reduce the power consumption and delay, a new flip-flop circuit technique has been designed in CMOS domino logic. These flip-flops are a class of dynamic circuit that can be interfaced with both static and dynamic circuits. This flip-flop results in significant energy savings and operates in high speed. Based on simulation results of UMC 180 nm technology and 200 MHz frequency, we have simulated the flip-flop circuit and compared the result with the previous proposed flip-flops simulated with the same environment. The comparison results of the proposed flip-flop with the previous proposed flip-flop shows that the proposed circuit reduces 80% of power consumption and the speed increases to 70-90%.
Keywords
CMOS logic circuits; flip-flops; low-power electronics; microprocessor chips; power consumption; CMOS domino logic; UMC technology; dynamic circuit; flip-flop circuit technique; frequency 200 MHz; high performance processors; low-power CMOS flip-flop; low-power clocking scheme; power consumption; size 180 nm; static circuits; Decision support systems; CMOS; Domino logic; Dynamic logic; Flip-Flop; Low power; Power-delay product; processors;
fLanguage
English
Publisher
ieee
Conference_Titel
TENCON 2014 - 2014 IEEE Region 10 Conference
Conference_Location
Bangkok
ISSN
2159-3442
Print_ISBN
978-1-4799-4076-9
Type
conf
DOI
10.1109/TENCON.2014.7022436
Filename
7022436
Link To Document