DocumentCode
2432622
Title
A simple but effective ESD robustness improvement for NMOS transistors used in I/O pads
Author
Tien, David Kho Ching ; Sool, Koo Sang
Author_Institution
Process Dev., XFAB Sarawak Sdn Bhd, Kuching, Malaysia
fYear
2011
fDate
28-30 Sept. 2011
Firstpage
161
Lastpage
166
Abstract
This paper presents a simple but effective way to improve an NMOS transistor´s ESD robustness for use in I/O pads. Simulation and physical failure analysis has been performed to identify the source of the ESD failure. Process splits have been performed primarily at LDD (Lightly Doped Drain) implant and salicidation process based on data presented in this paper. Both TLP (Transmission Line Pulse) measurements and HBM (Human Body Model) ESD tests are performed to assess the weakest area of NMOS regarding ESD robustness. Finally this NMOS ESD robustness is doubled by changing only one mask (without introducing any process or design change). The change offers potential for all NMOS transistors used in the same configuration of ESD protection circuits.
Keywords
MOSFET; electrostatic discharge; failure analysis; ESD failure; ESD protection circuits; I-O pads; NMOS transistor ESD robustness; effective ESD robustness improvement; human body model ESD tests; lightly doped drain implant; physical failure analysis; salicidation process; transmission line pulse measurements; Current measurement; Electrostatic discharges; Implants; Junctions; MOS devices; Robustness; Transistors;
fLanguage
English
Publisher
ieee
Conference_Titel
Micro and Nanoelectronics (RSM), 2011 IEEE Regional Symposium on
Conference_Location
Kota Kinabalu
Print_ISBN
978-1-61284-844-0
Type
conf
DOI
10.1109/RSM.2011.6088315
Filename
6088315
Link To Document