• DocumentCode
    24372
  • Title

    Modeling of Resistance in FinFET Local Interconnect

  • Author

    Ning Lu ; Wachnik, Richard A.

  • Author_Institution
    Semicond. R&D Center, Syst. Group, IBM, Essex Junction, VT, USA
  • Volume
    62
  • Issue
    8
  • fYear
    2015
  • fDate
    Aug. 2015
  • Firstpage
    1899
  • Lastpage
    1907
  • Abstract
    We present an innovative and comprehensive approach to model the resistance of local interconnect used in FinFET technologies. Our parasitic resistance formulas for FinFET source/drain regions cover both merged and unmerged fin processes. Both simple and composite local interconnect cases are studied. They have been verified with field solver simulation results, and are found to be accurate over a wide range of parameter values. Our local interconnect resistance model has been used in IBM 14 nm SOI FinFET CMOS technology, and is a critical part of compact models used in both extraction flow and schematic/pre-layout flow.
  • Keywords
    CMOS integrated circuits; MOSFET; electric resistance; integrated circuit interconnections; integrated circuit modelling; silicon-on-insulator; CMOS technology; FinFET local interconnect; IBM; SOI; complementary metal oxide semiconductor; drain region; extraction flow; parasitic resistance formula; prelayout flow; resistance modeling; silicon-on-insulator; source region; Boundary conditions; Current; Current density; FinFETs; Integrated circuit interconnections; Layout; Resistance; FinFET; local interconnect; parasitic resistance; resistance modeling; schematic model; source/drain resistance;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2015.2423795
  • Filename
    7166403