DocumentCode :
2438247
Title :
Removing JTAG bottlenecks in system interconnect test
Author :
Jun, Hong-Shin ; Chung, Sung S. ; Baeg, Sang H.
Author_Institution :
Cisco Syst. Inc., San Jose, CA, USA
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
173
Lastpage :
180
Abstract :
This work presents a new methodology that removes JTAG bottlenecks in system interconnect test. JTAG test has a limitation by targeting only low-speed testing. But, the system interconnect test requires the test to be run at system clock speed through the cluster of the network and also needs to diagnose the skew and delay characteristics of the cluster. Resolving the synchronization issue between a high-speed pattern clock and TCK, the proposed technique enables high frequency interconnection testing, cluster testing, and delay testing. Experimental results with test vehicles show that the test technique can be used with complex interconnections including differential signal lines, AC coupling, latency, and optical signal interconnections.
Keywords :
automatic test pattern generation; boundary scan testing; cluster tools; integrated circuit interconnections; integrated circuit testing; logic testing; synchronisation; AC coupling interconnections; JTAG bottlenecks; JTAG test; boundary scan testing; cluster testing; delay properties; delay testing; differential signal lines; high frequency interconnection testing; high speed pattern clock; latency interconnections; low-speed testing; network cluster; optical signal interconnections; skew properties; synchronization; system clock; system interconnect test; test vehicles; Clocks; Delay; Frequency synchronization; High speed optical techniques; Logic testing; Optical buffering; Optical interconnections; Optical receivers; Optical transmitters; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1386950
Filename :
1386950
Link To Document :
بازگشت