DocumentCode :
243924
Title :
Layout-Aware Selection of Trace Signals for Post-Silicon Debug
Author :
Thakyal, Prateek ; Mishra, P.
Author_Institution :
ECE, Univ. of Florida, Gainesville, FL, USA
fYear :
2014
fDate :
9-11 July 2014
Firstpage :
326
Lastpage :
331
Abstract :
Post-silicon debug is widely acknowledged as a bottleneck in SoC design methodology. A major challenge during post-silicon debug is the limited observability of internal signals. Existing approaches try to select a small set of beneficial trace signals that can maximize observability. Unfortunately, these techniques do not consider design constraints such as routability of the selected signals or routing congestion. Therefore, in reality, it may not be possible to route the selected signals. We propose a layout-aware signal selection algorithm that takes into account both observability and routing congestion. Our experimental results demonstrate that our proposed approach can select routing friendly trace signals with negligible impact on observability.
Keywords :
integrated circuit layout; network routing; system-on-chip; SoC design methodology; layout-aware signal selection algorithm; observability; post-silicon debug; routing congestion; Algorithm design and analysis; Benchmark testing; Computer bugs; Layout; Observability; Routing; System-on-chip; Layout; Post-Silicon Debug; Signal Selection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2014 IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4799-3763-9
Type :
conf
DOI :
10.1109/ISVLSI.2014.19
Filename :
6903384
Link To Document :
بازگشت